datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Philips Electronics  >>> SSTV16859 PDF

SSTV16859 데이터시트 - Philips Electronics

SSTV16859 image

부품명
SSTV16859

Other PDF
  no available.

PDF
DOWNLOAD     

page
14 Pages

File Size
107.1 kB

제조사
Philips
Philips Electronics Philips

DESCRIPTION
The SSTV16859 is a 13-bit to 26-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. All inputs are compatible with the JEDEC standard for SSTL_2 with VREF normally at 0.5*VDD, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Class II compatible which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.
The SSTV16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz.
The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.
The clock input is fully differential (CK and CK) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going high, and CK going low. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power-up.
In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven low. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the outputs will remain low.
Available in 64-pin plastic thin shrink small outline package.


FEATURES
• Stub-series terminated logic for 2.5 V VDD (SSTL_2)
• Optimized for stacked DDR (Double Data Rate) SDRAM
   applications
• Supports SSTL_2 signal inputs as per JESD 8–9
• Flow-through architecture optimizes PCB layout
• ESD classification testing is done to JEDEC Standard JESD22.
   Protection exceeds 2000 V to HBM per method A114.
• Latch-up testing is done to JEDEC Standard JESD78, which
   exceeds 100 mA.
• Supports efficient low power standby operation
• Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used
   with PCKV857
• See SSTV16857 for JEDEC compliant register support in
   unstacked DIMM applications
• See SSTV16856 for driver/buffer version with mode select.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
DDR 13-Bit to 26-Bit Registered Buffer
Integrated Circuit Systems
DDR 13-Bit to 26-Bit Registered Buffer ( Rev : 2001 )
Integrated Circuit Systems
DDR 13-Bit to 26-Bit Registered Buffer
Integrated Circuit Systems
13-Bit to 26-Bit Registered Buffer ( Rev : 2000 )
Pericom Semiconductor
13-Bit to 26-Bit Registered Buffer
Pericom Semiconductor
13-Bit to 26-Bit Registered Buffer ( Rev : 2001 )
Pericom Semiconductor
13-Bit to 26-Bit Registered Buffer ( Rev : 2002 )
Pericom Semiconductor
DDR 14-Bit Registered Buffer
Integrated Circuit Systems
DDR 14-Bit Registered Buffer
Integrated Circuit Systems
1GB Registered DDR SDRAM DIMM
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]