datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Lattice Semiconductor  >>> LFSC3GA15E-5F256C PDF

LFSC3GA15E-5F256C 데이터시트 - Lattice Semiconductor

LFSC3GA15E-5F256C image

부품명
LFSC3GA15E-5F256C

Other PDF
  no available.

PDF
DOWNLOAD     

page
237 Pages

File Size
2.5 MB

제조사
Lattice
Lattice Semiconductor Lattice

Introduction
The LatticeSC family of FPGA combines a high-performance FPGA fabric, high-speed SERDES, high-performance I/Os and large embedded RAM in a single industry leading architecture. This FPGA family is fabricated in a state of the art technology to provide one of the highest performing FPGAs in the industry.


FEATUREs
■ High Performance FPGA Fabric
• 15K to 115K four input Look-up Tables (LUT4s)
• 139 to 942 I/Os
• 700MHz global clock; 1GHz edge clocks
■ 4 to 32 High Speed SERDES and flexiPCS™ (per Device)
• Performance ranging from 600Mbps to 3.8Gbps
• Excellent Rx jitter tolerance (0.8UI at 3.125Gbps)
• Low Tx jitter (0.25UI typical at 3.125Gbps)
• Built-in Pre-emphasis and equalization
• Low power (typically 105mW per channel)
• Embedded Physical Coding Sublayer (PCS) provides pre-engineered implementation for the following standards:
    – GbE, XAUI, PCI Express, SONET, Serial RapidIO, 1G Fibre Channel, 2G Fibre Channel
■ 2Gbps High Performance PURESPEED™ I/O
• Supports the following performance bandwidths
    – Differential I/O up to 2Gbps DDR (1GHz Clock)
    – Single-ended memory interfaces up to 800Mbps
• 144 Tap programmable Input Delay (INDEL) block on every I/O dynamically aligns data to clock for robust performance
    – Dynamic bit Adaptive Input Logic (AIL) monitoring and control circuitry per pin that automatically ensures proper set-up and hold
    – Dynamic bus: uses control bus from DLL
    – Static per bit
• Electrical standards supported:
    – LVCMOS 3.3/2.5/1.8/1.5/1.2, LVTTL
    – SSTL 3/2/18 I, II; HSTL 18/15 I, II
    – PCI, PCI-X
    – LVDS, Mini-LVDS, Bus-LVDS, MLVDS, LVPECL, RSDS, Hypertransport
• Programmable On Die Termination (ODT)
    – Includes Thevenin Equivalent and low power VTT termination options
    – 1 to 7.8 Mbits memory
    – True Dual Port/Pseudo Dual Port/Single Port
    – Dedicated FIFO logic for all block RAM
    – 500MHz performance
• Additional 240K to 1.8Mbits distributed RAM
■ sysCLOCK™ Network
• Eight analog PLLs per device
    – Frequency range from 15MHz to 1GHz
    – Spread spectrum support
• 12 DLLs per device with direct control of I/O delay
    – Frequency range from 100MHz to 700MHz
• Extensive clocking network
    – 700MHz primary and 325 MHz secondary clocks
    – 1GHz I/O-connected edge clocks
• Precision Clock Divider
    – Phase matched x2 and x4 division of incoming clocks
• Dynamic Clock Select (DCS)
    – Glitch free clock MUX
■ Masked Array for Cost Optimization (MACO™) Blocks
• On-chip structured ASIC Blocks provide preengineered IP for low power, low cost system level integration
■ High Performance System Bus
• Ties FPGA elements together with a standard bus framework
    – Connects to peripheral user interfaces for run-time dynamic configuration
■ System Level Support
• IEEE standard 1149.1 Boundary Scan, plus ispTRACY™ internal logic analyzer
• IEEE Standard 1532 in-system configuration
• 1.2V and 1.0V operation
• Onboard oscillator for initialization and general use
• Embedded PowerPC microprocessor interface
• Low cost wire-bond and high pin count flip-chip packaging
• Low cost SPI Flash RAM configuration

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
LatticeECP3 Family Data Sheet Introduction
Lattice Semiconductor
LatticeECP/EC Family Data Sheet Introduction
Lattice Semiconductor
MachXO Family Data Sheet
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet
NXP Semiconductors.
LatticeECP/EC Family Data Sheet
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet ( Rev : 2008 )
Freescale Semiconductor
MPC5510 Microcontroller Family Data Sheet
Freescale Semiconductor
K60 Sub-Family Data Sheet
Freescale Semiconductor
K53 Sub-Family Data Sheet
NXP Semiconductors.
K52 Sub-Family Data Sheet
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]