datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Samsung  >>> S3C24A0 PDF

S3C24A0 데이터시트 - Samsung

S3C24A0 image

부품명
S3C24A0

Other PDF
  no available.

PDF
DOWNLOAD     

page
487 Pages

File Size
6.4 MB

제조사
Samsung
Samsung Samsung

ARCHITECTURAL OVERVIEW
The S3C24A0 is a 16/32-bit RISC microprocessor, which is designed to provide a cost-effective, low power, and high performance micro-controller solution for mobile phones and general applications. To provide a sufficient H/W performance for the 2.5G & 3G communication services, the S3C24A0 adopts dual-32-bit bus architecture and includes many powerful hardware accelerators for the motion video processing, serial communications, and etc. For the real time video conferencing, an optimized MPEG4 H/W Encoder/Decoder is integrated. To reduce total system cost and enhance overall functionality, the S3C24A0 also includes following components: separate 16KB Instruction and 16KB Data Cache, MMU to handle virtual memory management, LCD controller (TFT), Camera Interface, MPEG-4 ME, MC, DCTQ, NAND Flash Boot loader, System Manager (power management & etc.), SDRAM controller, 2-ch UART, 4-ch DMA, 4-ch Timers, General I/O Ports, IIC-BUS interface, USB Host, SD Host & Multi-Media Card Interface, Memory Stick Interface, PLL for clock generation & etc. The S3C24A0 can be used as a most powerful Application Processor for mobiles phones. For this application, the S3C24A0 has a Modem Interface to communicate with various Modem Chips.


FEATURES
This section summarizes the features of the S3C24A0. Figure 1-1 is an overall block diagram of the S3C24A0.
 Microprocessor and Overall Architecture
• SoC (System-on-Chip) for mobile phones and general embedded applications.
• 16/32-Bit RISC architecture and powerful instruction set with ARM926EJ-S CPU core.
• ARM’s Jazelle Java technology
• Enhanced ARM architecture MMU to support WinCE, Symbian and Linux
• Instruction cache, data cache, write buffer and Physical address TAG RAM to reduce the effect of main memory bandwidth and latency on performance
• 4 way set-associative cache with I-Cache (16KB) and D-Cache (16KB).
• 8-words per line with one valid bit and two dirty bits per line
• Pseudo random or round robin replacement algorithm.
• Write through or write back cache operation to update the main memory.
• The write buffer can hold 16 words of data and four addresses.
• ARM926EJ-S core supports the ARM debug architecture
• Internal AMBA (Advanced Microcontroller Bus Architecture) (AMBA2.0, AHB/APB)
• Dual AHB bus for high-performance processing (AHB-I & AHB-S)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
Twelve Channel PMU for Mobile Phones
Active-Semi, Inc
Twelve Channel PMU for Mobile Phones ( Rev : 2008 )
Active-Semi, Inc
Nine Channel PMU for Mobile Phones
Active-Semi, Inc
System LED Drivers for Mobile phones 6LEDs Illumination
ROHM Semiconductor
BLUETOOTH® V2.1 COMMUNICATIONS SOFTWARE FOR MOBILE PHONES
Broadcom Corporation
BLUETOOTH® V1.2 COMMUNICATIONS SOFTWARE FOR MOBILE PHONES ( Rev : 2004 )
Broadcom Corporation
IF Filters for Cordless Phones and ISM-Band Application
EPCOS AG
Surround Audio Processor for Mobile Applications
Japan Radio Corporation
Surround Audio Processor for Mobile Applications
Japan Radio Corporation
IF Filters for Cordless Phones and ISM-Band Application
EPCOS AG

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]