datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Fairchild Semiconductor  >>> GTLP16T1655MTD PDF

GTLP16T1655MTD 데이터시트 - Fairchild Semiconductor

GTLP16T1655MTD image

부품명
GTLP16T1655MTD

Other PDF
  no available.

PDF
DOWNLOAD     

page
13 Pages

File Size
101.4 kB

제조사
Fairchild
Fairchild Semiconductor Fairchild

General Description
The GTLP16T1655 is a 16-bit universal bus transceiver that provides LVTTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data transfer. The device provides a high speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus set tling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.


FEATUREs
■ Bidirectional interface between GTLP and LVTTL logic levels
■ Variable edge rate control pin to select desired edge rate
   on the GTLP backplane (VERC)
■ VREF pin provides external supply reference voltage for
   receiver threshold adjustibility
■ Special PVT compensation circuitry to provide consis
   tent performance over variations of process, supply volt
   age and temperature
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced BiCMOS technology
■ Bushold data inputs on A port to eliminate the need for
   external pull-up resistors for unused inputs
■ Power up/down and power off high impedance for live insertion
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ D-type flip-flop, latch and transparent data paths
■ A Port source/sink −24mA/+24mA
■ B Port sink +100mA
■ Partitioned as two 8-bit transceivers with individual latch
   timing and output control but with a common clock
■ External pin to pre-condition I/O capacitance to high
   state (VCCBIAS)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
16-Bit LVTTL/GTLP Universal Bus Transceiver
Fairchild Semiconductor
36-Bit LVTTL/GTLP Universal Bus Transceiver
Fairchild Semiconductor
18-Bit LVTTL/GTLP Universal Bus Transceiver
Fairchild Semiconductor
8-Bit LVTTL/GTLP Bus Transceiver
Fairchild Semiconductor
17-Bit LVTTL/GTLP Bus Transceiver with Buffered Clock
Fairchild Semiconductor
CMOS 18-Bit TTL/GTLP Universal Bus Transceiver
Fairchild Semiconductor
CMOS 18-Bit TTL/GTLP Universal Bus Transceiver
Pericom Semiconductor
10-Bit LVTTL/GTLP Transceiver with Split LVTTL Port and Feedback Path
Fairchild Semiconductor
1-Bit LVTTL/GTLP Transceiver with Separate LVTTL Port and Feedback Path
Fairchild Semiconductor
Low Drive GTLP-to-LVTTL 1:6 Clock Driver
Fairchild Semiconductor

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]