datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

CY7C1464AV33 데이터 시트보기 (PDF) - Cypress Semiconductor

부품명
상세내역
일치하는 목록
CY7C1464AV33 Datasheet PDF : 27 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1460AV33
CY7C1462AV33
CY7C1464AV33
Pin Configurations (continued)
209-ball FBGA (14 x 22 x 1.76 mm) Pinout
CY7C1464AV33 (512K x 72)
1
2
3
4
5
6
7
8
9
10
11
A DQg
DQg
A
CE2
A
ADV/LD A
CE3
A
DQb
DQb
B
DQg DQg
BWSc BWSg NC
WE
A
BWSb BWSf DQb DQb
C
DQg DQg
BWSh BWSd NC/576M CE1
NC
BWSe BWSa DQb
DQb
D
DQg
DQg
VSS
NC
NC/1G OE
NC
NC
VSS
DQb
DQb
E
DQPg DQPc VDDQ VDDQ VDD
VDD
VDD
VDDQ VDDQ DQPf DQPb
F
DQc
DQc
VSS
VSS
VSS
NC
VSS
VSS
VSS
DQf DQf
G
DQc
DQc
VDDQ VDDQ
VDD
NC
VDD
VDDQ
VDDQ
DQf
DQf
H
DQc
DQc
VSS
VSS
VSS
NC
VSS
VSS
VSS
DQf
DQf
J
DQc
DQc
VDDQ VDDQ
VDD
NC
VDD
VDDQ VDDQ
DQf
DQf
K
NC
NC
CLK
NC
VSS
CEN
VSS
NC
NC
NC
NC
L
DQh
DQh VDDQ
VDDQ
VDD
NC
VDD
VDDQ
VDDQ
DQa
DQa
M
DQh
DQh VSS
VSS
VSS
NC
VSS
VSS
VSS
DQa DQa
N
DQh
DQh VDDQ
VDDQ
VDD
NC
VDD
VDDQ
VDDQ
DQa
DQa
P
DQh DQh VSS
VSS
VSS
ZZ
VSS
VSS
VSS
DQa DQa
R
DQPd DQPh VDDQ VDDQ
VDD
VDD
VDD
VDDQ
VDDQ DQPa DQPe
T
DQd DQd VSS
NC
NC
MODE NC
NC
VSS
DQe DQe
U
DQd DQd NC/144M A
NC/72M A
A
A
NC/288M DQe
DQe
V
DQd DQd
A
A
A
A1
A
A
A
DQe DQe
W
DQd DQd TMS
TDI
A
A0
A
TDO
TCK
DQe DQe
Pin Definitions
Pin Name
A0
A1
A
BWa
BWb
BWc
BWd
BWe
BWf
BWg
BWh
WE
ADV/LD
I/O Type
Input-
Synchronous
Input-
Synchronous
Input-
Synchronous
Input-
Synchronous
Pin Description
Address Inputs used to select one of the address locations. Sampled at the rising
edge of the CLK.
Byte Write Select Inputs, active LOW. Qualified with WE to conduct writes to the SRAM.
Sampled on the rising edge of CLK. BWa controls DQa and DQPa, BWb controls DQb and
DQPb, BWc controls DQc and DQPc, BWd controls DQd and DQPd, BWe controls DQe and
DQPe, BWf controls DQf and DQPf, BWg controls DQg and DQPg, BWh controls DQh and
DQPh.
Write Enable Input, active LOW. Sampled on the rising edge of CLK if CEN is active
LOW. This signal must be asserted LOW to initiate a write sequence.
Advance/Load Input used to advance the on-chip address counter or load a new
address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced.
When LOW, a new address can be loaded into the device for an access. After being
deselected, ADV/LD should be driven LOW in order to load a new address.
Document #: 38-05353 Rev. *D
Page 5 of 27
[+] Feedback

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]