datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

ICSSSTUAF32869A 데이터 시트보기 (PDF) - Integrated Device Technology

부품명
상세내역
일치하는 목록
ICSSSTUAF32869A
IDT
Integrated Device Technology IDT
ICSSSTUAF32869A Datasheet PDF : 21 Pages
First Prev 11 12 13 14 15 16 17 18 19 20
ICSSSTUAF32869A
14-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
COMMERCIAL TEMPERATURE GRADE
Timing Requirements Over Recommended Operating Free-Air Temperature
Range
VDD = 1.8V ± 0.1V
Symbol Parameter
Min.
Max. Units
fCLOCK Clock Frequency
410
MHz
tW
tACT1
tINACT2
Pulse Duration, CLK, CLK HIGH or LOW
Differential Inputs Active Time
Differential Inputs Inactive Time
1
ns
10
ns
15
ns
DCS before CLK, CLK, CSR HIGH; CSR before
CLK, CLK, DCS HIGH
0.7
tSU
Setup DCS before CLK, CLK, CSR LOW
Time
0.5
ns
DODT, DOCKE, and data before CLK, CLK
0.5
PAR_IN before CLK, CLK
0.5
tH
Hold DCS, DODT, DCKE, and data after CLK, CLK
0.5
Time PAR_IN after CLK, CLK
0.5
ns
1 VREF must be held at a valid input voltage level and data inputs must be held at valid logic levels for a
minimum time of tACT(max) after RESET is taken HIGH.
2 VREF, data, and clock inputs must be held at a valid input voltage levels (not floating) for a minimum
time of tINACT(max) after RESET is taken LOW.
Switching Characteristics Over Recommended Free Air Operating Range
(unless otherwise noted)
Symbol
fMAX
tPDM
tPDMSS
tLH
tHL
tPD
tPHL
tPLH
Parameter
Max Input Clock Frequency
Propagation Delay, single-bit switching, CLK/ CLKto Qn
Propagation Delay, simultaneous switching, CLK/ CLKto Qn
LOW to HIGH Propagation Delay, CLK/ CLKto PTYERR
HIGH to LOW Propagation Delay, CLK/ CLKto PTYERR
Propagation Delay from CLK/ CLKto PPO
HIGH to LOW Propagation Delay, RESETto Qn
LOW to HIGH Propagation Delay, RESETto PTYERR
VDD = 1.8V ± 0.1V
Min.
Max.
340
1.1
1.9
2
0.9
3
0.4
2.4
0.3
1.6
3
3
Units
MHz
ns
ns
ns
ns
ns
ns
ns
14-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
12
ICSSSTUAF32869A
7095/13

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]