datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Micronas  >>> SDA9410 PDF

SDA9410 데이터시트 - Micronas

SDA9410-B13 image

부품명
SDA9410

Other PDF
  no available.

PDF
DOWNLOAD     

page
179 Pages

File Size
3 MB

제조사
Micronas
Micronas Micronas

Introduction
The SDA 9410 is a new component of the Micronas MEGAVISION® IC set, which enables the system to reduce large area and line flickering of interlaced TV standards.


FEATUREs
• Different application modes
    - SRC mode:
    - High performance scan rate converter
    - High performance scan rate converter plus high resolution frame based joint-linefree Picture-in-Picture (maximum approximately 1/9 picture)
    - SSC mode:
    - Split screen applications with two signal sources (e.g. double window)
    - MUP mode:
    - Multipicture display mode (e.g. tuner scan)
• 8 bit amplitude resolution of each input channel
    - Two input channels
    - Input frequency up to 27 MHz
    - ITU-R 656 data format (8 wires data only and additional sync information or 8 wires including sync information)
    - 4:2:2 luminance and chrominance parallel (2x8 wires)
• Two different representations of input chrominance data
    - 2’s complement code
    - Positive dual code
• Two flexible input sync controllers
• Vertical peaking of the input signal
• Flexible scaling of the input signal
    - Flexible digital vertical compression of the input signal (1.0, ... [2 line resolution] ... , 1/32)
    - Flexible horizontal compression and expansion of the input signal (2.0, ... [4 pixel resolution] ... ,1.0 , ... [4 pixel resolution] ... , 1/32)
    - Panorama mode (programmable characteristic)
• Noise reduction
    - Motion adaptive spatial and temporal noise reduction (3D-NR)
    - Temporal noise reduction for luminance and chrominance, frame based or field based
    - Different motion detectors for luminance and chrominance or identical
    - Flexible programming of the temporal noise reduction parameters
    - Automatic measurement of the noise level (5 bit value, readable by I²C-bus)
• 3-D motion estimation
    - High performance motion estimation based on block matching algorithm
    - Film mode detector (PAL and NTSC), Global motion flag (readable by I²C bus)
• Automatic detection of letter box formats (readable by I²C bus)
• TV mode detection by counting line numbers (PAL, NTSC, readable by I²C bus)
• Embedded memory
    - 6 Mbit embedded DRAM core for field memories
    - 1,1 Mbit embedded DRAM core for line memories, vector memory, block-to-line converter
    - 36 kbit SRAM for block matching, line-to-block converter
(Continue ...)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
Display Processor and Scan Rate Converter using Embedded DRAM Technology Units
Micronas
Scan Rate Converter using Embedded DRAM Technology Units
Unspecified
SCARABAEUS Scan Rate Converter using Embedded DRAM Technology Units
Micronas
SCARABAEUS Scan Rate Converter using Embedded DRAM Technology Units
Micronas
PANEL DISPLAY UNITS
Panasonic Corporation
PANEL DISPLAY UNITS
Panasonic Corporation
Field and line rate converter with noise reduction and embedded memory
Philips Electronics
PANEL DISPLAY UNITS
Panasonic Corporation
PANEL DISPLAY UNITS
Panasonic Corporation
PANEL DISPLAY UNITS
Panasonic Corporation

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]