datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  PMC-Sierra  >>> PM7383-PI PDF

PM7383-PI 데이터시트 - PMC-Sierra

PM7383-PI image

부품명
PM7383-PI

Other PDF
  no available.

PDF
DOWNLOAD     

page
231 Pages

File Size
1.8 MB

제조사
PMC-Sierra
PMC-Sierra PMC-Sierra

DESCRIPTION
The PM7383 FREEDM-32A256 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing for a maximum of 256 bi-directional channels.
The FREEDM-32A256 may be configured to support H-MVIP, channelised T1/J1/E1 or unchannelised traffic across 32 physical links.


FEATURES
• Single-chip multi-channel HDLC controller with a 50 MHz, 16 bit “Any-PHY” Packet Interface (APPI) for transfer of packet data using an external controller.
• Supports up to 256 bi-directional HDLC channels assigned to a maximum of 32 H-MVIP digital telephony buses at 2.048 Mbps per link. The links are grouped into 4 logical groups of 8 links. A common clock and a type 0 frame pulse is shared among links in each logical group. The number of time-slots assigned to an HDLC channel is programmable from 1 to 32.
• Supports up to 256 bi-directional HDLC channels assigned to a maximum of 8 H-MVIP digital telephony buses at 8.192 Mbps per link. The links share a common clock and a type 0 frame pulse. The number of time-slots assigned to an HDLC channel is programmable from 1 to 128.
• Supports up to 256 bi-directional HDLC channels assigned to a maximum of 32 channelised T1/J1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1/J1) and from 1 to 31 (for E1).
• Supports up to 32 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link, subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 support a clock rate of up to 51.84 MHz. Channels assigned to links 3 to 31 support a clock rate of up to 10 MHz.
• Supports three bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link of up to 51.84 MHz when SYSCLK is running at 45 MHz.
• Supports a mix of up to 32 channelised, unchannelised and H-MVIP links, subject to the constraint of a maximum of 256 channels and a maximum aggregate link clock rate of 64 MHz in each direction.
• Links configured for channelised T1/J1/E1 or unchannelised operation support the gapped-clock method for determining time-slots which is backwards compatible with the FREEDM-8 and FREEDM-32 devices.
• For each channel, the HDLC receiver supports programmable flag sequence detection, bit de-stuffing and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences.
• For each channel, the receiver checks for packet abort sequences, octet •ligned packet length and for minimum and maximum packet length. The receiver supports filtering of packets that are larger than a user specified maximum value.
• Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently on the receive APPI. For channelised links, the octets are aligned with the receive time-slots.
• For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.
• For each channel, the HDLC transmitter supports programmable flag •equence generation, bit stuffing and frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the external controller or automatically when the channel underflows.
• Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from the transmit APPI. For channelised links, the octets are aligned with the transmit time-slots.
• Supports per-channel configurable APPI burst sizes of up to 256 bytes for •ransfers of packet data.Provides 32 Kbytes of on-chip memory for partial packet buffering in both the transmit and the receive directions. This memory may be configured to support a variety of different channel configurations from a single channel with 32 Kbytes of buffering to 256 channels, each with a minimum of 48 bytes of buffering.
• Provides a 16 bit microprocessor interface for configuration and status monitoring.
• Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board •est purposes.
• Supports 5 Volt tolerant I/O (except APPI).
• Low power 2.5 Volt 0.25 μm CMOS technology.
• 329 pin plastic ball grid array (PBGA) package.


APPLICATIONS
• IETF PPP interfaces for routers
• TDM switches
• Frame Relay interfaces for ATM or Frame Relay switches and multiplexers
• FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexers.
• Internet/Intranet access equipment.
• Packet-based DSLAM equipment.
• Packet over SONET.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
Frame Engine and Datalink Manager
PMC-Sierra
FRAME ENGINE AND DATALINK MANAGER
PMC-Sierra
FRAME ENGINE AND DATALINK MANAGER
PMC-Sierra
Frame Engine and Datalink Manager
PMC-Sierra
Frame Engine and Datalink Manager
PMC-Sierra, Inc
FRAME ENGINE AND DATALINK MANAGER 84P672
PMC-Sierra
FRAME ENGINE AND DATALINK MANAGER 32P256
PMC-Sierra
Frame engine and datalink manager 32A672
PMC-Sierra
FRAME ENGINE AND DATALINK MANAGER 84A672
PMC-Sierra
FRAME ENGINE AND DATALINK MANAGER 32P672
PMC-Sierra

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]