datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Elpida Memory, Inc  >>> M2V64S50ETP-I PDF

M2V64S50ETP-I 데이터시트 - Elpida Memory, Inc

M2V64S50ETP-I image

부품명
M2V64S50ETP-I

Other PDF
  no available.

PDF
DOWNLOAD     

page
49 Pages

File Size
698.6 kB

제조사
Elpida
Elpida Memory, Inc Elpida

DESCRIPTION
M2V64S50ETP-I is a 4-bank x 524,288-word x 32-bit, synchronous DRAM, with LVTTL interface. All inputs and outputs are referenced to the rising edge of CLK.
The M2V64S50ETP-I achieve very high speed data rate up to 100MHz (-7) , 133MHz (-6), and are suitable for digital consumer products or graphic memory in computer systems.


FEATURES
- Single 3.3v + 0.3V power supply
- Max. Clock frequency -6:PC133<3-3-3> / -7:PC100<2-2-2>
- Fully Synchronous operation referenced to clock rising edge
- Single Data Rate
- 4 bank operation controlled by BA0, BA1 (Bank Address)
- /CAS latency- 2/3 (programmable)
- Burst length- 1/2/4/8/full page (programmable)
- Burst type- sequential / interleave (programmable)
- Random column access
- Auto precharge / All bank precharge controlled by A10
- Auto refresh and Self refresh
- 4096 refresh cycles /64ms (4 banks concurrent refresh) (x32)
- Address Input,
   Row address A0-10 / Column address A0-7 (x32)
- LVTTL Interface
- Package type : 0.5mm lead pitch 86-pin TSOP(II)
- Ambient temperature range:-40 to +85 oC


Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]