datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Integrated Silicon Solution  >>> IS43DR16640C PDF

IS43DR16640C 데이터시트 - Integrated Silicon Solution

IS43DR16640C image

부품명
IS43DR16640C

Other PDF
  no available.

PDF
DOWNLOAD     

page
49 Pages

File Size
1.2 MB

제조사
ISSI
Integrated Silicon Solution ISSI

DESCRIPTION
ISSIs 1Gb DDR2 SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double-data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls.


FEATURES
• Vdd = 1.8V ±0.1V, Vddq = 1.8V ±0.1V
• JEDEC standard 1.8V I/O (SSTL_18-compatible)
• Double data rate interface: two data transfers
   per clock cycle
• Differential data strobe (DQS, DQS)
• 4-bit prefetch architecture
• On chip DLL to align DQ and DQS transitions
   with CK
• 8 internal banks for concurrent operation
• Programmable CAS latency (CL) 3, 4, 5, 6 and 7
   supported
• Posted CAS and programmable additive latency
   (AL) 0, 1, 2, 3, 4, 5 and 6 supported
• WRITE latency = READ latency - 1 tCK
• Programmable burst lengths: 4 or 8
• Adjustable data-output drive strength, full and
   reduced strength options
• On-die termination (ODT)


Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]