datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Renesas Electronics  >>> HD74LS161AFPEL PDF

HD74LS161AFPEL 데이터시트 - Renesas Electronics

HD74LS161A image

부품명
HD74LS161AFPEL

Other PDF
  no available.

PDF
DOWNLOAD     

page
11 Pages

File Size
95.5 kB

제조사
Renesas
Renesas Electronics Renesas

This synchronous 4-bit binary counter features an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs changes coincident with each other when so instructed by the count-enable inputs and internal gating. This mode is operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform. This counter is fully programmable; that is, the output may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input should be avoided when the clock is low if the enable inputs are high at or before the transition. The clear function is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional getting. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produced a high-level output pulse with a duration approximately equal to the high-level portion of the QA output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low-level transitions at the enable P or T inputs should occur only when the clock input is high.

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
Synchronous Decade Counter (Direct Clear)/Synchronous 4-bit Binary Counter (Direct Clear)/Synchronous Decade Counter (Synchronous Clear)/Synchronous 4-bit Binary Counter (Synchronous Clear)
Hitachi -> Renesas Electronics
Synchronous Decade Counter (Direct Clear)/Synchronous 4-bit Binary Counter (Direct Clear)/Synchronous Decade Counter (Synchronous Clear)/Synchronous 4-bit Binary Counter (Synchronous Clear)
Renesas Electronics
Synchronous 4-bit Binary Counter (Direct Clear)
Hitachi -> Renesas Electronics
Synchronous 4-bit Binary Counter (direct clear)
Renesas Electronics
Synchronous 4-bit Binary Counter (Synchronous Clear)
Hitachi -> Renesas Electronics
Synchronous 4-bit Binary Counter (Synchronous Clear)
Renesas Electronics
Synchronous 4-bit Binary Counter (Synchronous Clear)
Renesas Electronics
4-Bit Binary Counter with Synchronous Clear
Fairchild Semiconductor
Synchronous Binary Counter with Asynchronous Clear • Synchronous Binary Counter with Synchronous Clear ( Rev : 1999 )
Fairchild Semiconductor
Synchronous Binary Counter with Asynchronous Clear • Synchronous Binary Counter with Synchronous Clear
Fairchild Semiconductor

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]