datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Cypress Semiconductor  >>> CY7C1471V33 PDF

CY7C1471V33(2013) 데이터시트 - Cypress Semiconductor

CY7C1471V33 image

부품명
CY7C1471V33

Other PDF
  2004   2012   lastest PDF  

PDF
DOWNLOAD     

page
23 Pages

File Size
540.6 kB

제조사
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1471V33 is 3.3 V, 2 M × 36 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.


FEATUREs
■ No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
■ Supports up to 133 MHz bus operations with zero wait states
■ Data is transferred on every clock
■ Pin compatible and functionally equivalent to ZBT™ devices
■ Internally self timed output buffer control to eliminate the need to use OE
■ Registered inputs for flow through operation
■ Byte Write capability
■ 3.3 V/2.5 V I/O supply (VDDQ)
■ Fast clock-to-output times
   ❐ 6.5 ns (for 133-MHz device)
■ Clock enable (CEN) pin to enable clock and suspend operation
■ Synchronous self timed writes
■ Asynchronous output enable (OE)
■ CY7C1471V33 available in JEDEC-standard Pb-free 100-pin TQFP
■ Three chip enables (CE1, CE2, CE3) for simple depth expansion
■ Automatic power down feature available using ZZ mode or CE deselect
■ Burst capability – linear or interleaved burst order
■ Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
36-Mbit (1 M × 36/2 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2011 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM ( Rev : 2011 )
Cypress Semiconductor
36-Mbit (1 M × 36) Flow-Through SRAM ( Rev : 2013 )
Cypress Semiconductor
36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2008 )
Cypress Semiconductor
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL™ Architecture
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2014 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (128K x 36) Flow-through SRAM with NoBL™ Architecture
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]