datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Cypress Semiconductor  >>> CY7C1356A PDF

CY7C1356A 데이터시트 - Cypress Semiconductor

CY7C1354A image

부품명
CY7C1356A

Other PDF
  no available.

PDF
DOWNLOAD     

page
28 Pages

File Size
396.6 kB

제조사
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1354A and CY7C1356A SRAMs are designed to eliminate dead cycles when transitioning from Read to Write or vice versa. These SRAMs are optimized for 100% bus utilization and achieve Zero Bus Latency™ (ZBL™)/No Bus Latency™ (NoBL™). They integrate 262,144 × 36 and 524,288 × 18 SRAM cells, respectively, with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. These employ high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors.


FEATUREs
• Zero Bus Latency™, no dead cycles between Write and Read cycles
• Fast clock speed: 200, 166, 133, 100 MHz
• Fast access time: 3.2, 3.6, 4.2, 5.0 ns
• Internally synchronized registered outputs eliminate the need to control OE
• Single 3.3V –5% and +5% power supply VCC
• Separate VCCQ for 3.3V or 2.5V I/O
• Single WEN (Read/Write) control pin
• Positive clock-edge triggered, address, data, and control signal registers for fully pipelined applications
• Interleaved or linear four-word burst capability
• Individual byte Write (BWa–BWd) control (may be tied LOW)
• CEN pin to enable clock and suspend operations
• Three chip enables for simple depth expansion
• Automatic power-down feature available using ZZ mode or CE select
• JTAG boundary scan
• Low-profile 119-bump, 14-mm × 22-mm BGA (Ball Grid Array), and 100-pin TQFP packages

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
256K x 36/512K x 18 Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
256K x 36/256K x 32/512K x 18 Pipelined SRAM
Cypress Semiconductor
9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Cypress Semiconductor
256K x 36/512K x 18 Synchronous Pipelined Burst SRAM
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]