datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크
HOME  >>>  Agere -> LSI Corporation  >>> 108296138 PDF

108296138 데이터시트 - Agere -> LSI Corporation

108296138 image

부품명
108296138

Other PDF
  no available.

PDF
DOWNLOAD     

page
112 Pages

File Size
1.3 MB

제조사
Agere
Agere -> LSI Corporation Agere

Introduction
This advisory describes a flaw in some devices that the initial factory test program did not detect. The flaw exists in some version 2 and version 3 T8100A, T8102, and T8105 devices in both the SQFP and BGA package types. An enhanced factory test program has been in place since January 2000, and all devices shipped after this date are good devices.

Description
These products in the Ambassador T8100 family provide a complete time-slot switch and an interface for the H.100/H.110 time-division multiplexed (TDM) buses. The T8100 family includes devices with hier archical switching as well as a capacity of up to 512 local to H.100 connections. The hierarchical switch ing allows up to 1024 local connections without using H.100 bus bandwidth. The family also includes the T8102 device for a low-cost solution in nonhierarchical systems.


FEATUREs
■ Complete solution for interfacing board-level cir cuitry to the H.100 telephony bus
■ H.100 compliant interface; all mandatory signals
■ Programmable connections to any of the 4096 time slots on the H.100 bus
■ Up to 16 local serial inputs and 16 local serial outputs, programmable for 2.048 Mbits/s, 4.096 Mbits/s, and 8.192 Mbits/s operation per CHI specifications
■ Programmable switching between local time slots, up to 1024 connections
■ Subrate switching of nibbles, dibits, or bits
■ Backward compatible to T8100 through software
■ Programmable switching between local time slots and H.100 bus, up to 512 (T8102, T8105 only) connections
■ Choice of frame integrity or minimum latency switching on a per-time-slot basis
   — Frame integrity to ensure proper switching of wideband data
   — Minimum latency switching to reduce delay in voice channels
■ On-chip phase-locked loop (PLL) for H.100, MVIP*, or SC-Bus clock operation in master or slave clock modes
■ Serial TDM bus rate and format conversion between most standard buses
■ Optional 8-bit parallel input and/or 8-bit parallel output for local TDM interfaces
■ High-performance microprocessor interface
   — Provides access to device configuration regis ters and to time-slot data
   — Supports both Motorola† nonmultiplexed and Intel‡ multiplexed/nonmultiplexed modes
■ Two independently programmable groups of up to 12 framing signals each
■ Devices available in 0.25 micron technology
■ 3.3 V supply with 5 V tolerant inputs and TTL-com patible outputs
■ Boundary-scan testing support
■ 208-pin, plastic SQFP package
■ 217-ball BGA package (industrial temperature range)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

부품명
상세내역
PDF
제조사
Ambassador™ T8100 H.100/H.110 Interface and Time-Slot Interchanger
Agere -> LSI Corporation
64-Channel Full Duplex H.100/H.110 CT Bus System Interface and Time-Slot Interchange
Oki Electric Industry
Ambassador® T8110 PCI-Based H.100/H.110 Switch and Packet Payload Engine
Agere -> LSI Corporation
N-channel 100 V, 4.9 mΩ typ.,110 A, STripFET™ F7 Power MOSFETs in H²PAK-2 and H²PAK-6 packages
STMicroelectronics
S/H and AGC for CCD Camera
Sony Semiconductor
H-BRIDGE MOTOR DRIVER AND POWER SUPPLY
Freescale Semiconductor
Class H/K5 and R Fuse Blocks
Littelfuse, Inc
Time slot interchange circuit.
Motorola => Freescale
Solenoid and Motor Driver (1/2 H Driver)
Harris Semiconductor
500V H-bridge with current and temperature sensing
Omnirel Corp => IRF

Share Link: GO URL

EnglishEnglish Chinese简体中文 Japanese日本語 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]