datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

WM2633 데이터 시트보기 (PDF) - Wolfson Microelectronics plc

부품명
상세내역
일치하는 목록
WM2633 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Production Data
WM2633
PARALLEL INTERFACE
The device latches data on the positive edge of NWE. It must be enabled with NCS low. Whether the
data is written to one of the DAC holding latches (MSW, LSW) or the control register, depends on the
address bits A1 and A0. NLDAC low updates the DAC with the value in the holding latch. NLDAC is
an asynchronous input and can be held low, if a synchronous update is not necessary. Alternatively,
the RLDAC bit of the control register can be used to synchonously update the DAC latch via software
control.
D[0-7] X
MSW
X
LSW
X
A[0-1]
1
X
0
X
NCS
NWE
NLDAC
Figure 7 Example of a Complete Write Cycle Using NLDAC to Update the DAC
D[0-7] X
A[0-1] X
MSW
X
0
X
LSW
X
Control
X
1
X
3
X
NCS
NWE
NLDAC
Figure 8 Example of a Complete Write Cycle Using the Control Word to Update the DAC. If NLDAC is held high as
shown above, the DAC latch is normally closed, but can be made transparent by setting the RLDAC control register bit
high. The procedure shown assumes that the RLDAC bit is low at the start and is written high on the final write.
WOLFSON MICROELECTRONICS LTD
PD Rev 1.0 July 1999
9

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]