datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

AD7641ASTRL 데이터 시트보기 (PDF) - Analog Devices

부품명
상세내역
일치하는 목록
AD7641ASTRL
ADI
Analog Devices ADI
AD7641ASTRL Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD7641
Pin
No.
25 to
28
29
Mnemonic
D[14:17]
BUSY
30
DGND
31
RD
Type 1
DO
DO
P
DI
Description
Bit 14 to Bit 17 of the parallel port data output bus. These pins are always outputs, regardless of
the interface mode.
Busy Output. Transitions high when a conversion is started and remains high until the conversion
is complete and the data is latched into the on-chip shift register. The falling edge of BUSY can be
used as a data-ready clock signal.
Digital Power Ground.
Read Data. When CS and RD are both low, the interface parallel or serial output bus is enabled.
32
CS
33
RESET
34
PD
35
CNVST
37
REF
38
REFGND
39
IN−
40
NC
43
IN+
45
TEMP
46
REFBUFIN
47
PDREF
48
PDBUF
DI
Chip Select. When CS and RD are both low, the interface parallel or serial output bus is enabled.
CS is also used to gate the external clock in slave serial mode.
DI
Reset Input. When high, resets the AD7641. Current conversion, if any, is aborted. Falling edge of
RESET enables the calibration mode indicated by pulsing BUSY high. Refer to the Digital Interface
section. If not used, this pin can be tied to DGND.
DI
Power-Down Input. When high, power downs the ADC. Power consumption is reduced and
conversions are inhibited after the current one is completed.
DI
Conversion Start. A falling edge on CNVST puts the internal sample-and-hold into the hold state
and initiates a conversion.
AI/O Reference Output/Input.
When PDREF/PDBUF = low, the internal reference and buffer are enabled producing 2.048 V on this pin.
When PDREF/PDBUF = high, the internal reference and buffer are disabled allowing an externally
supplied voltage reference up to AVDD volts. Decoupling is required with or without the internal
reference and buffer. Refer to the Voltage Reference Input section.
AI
Reference Input Analog Ground.
AI
Differential Negative Analog Input.
No Connect.
AI
Differential Positive Analog Input.
AO Temperature Sensor Analog Output.
AI/O Internal Reference Output/Reference Buffer Input.
When PDREF/PDBUF = low, the internal reference and buffer are enabled producing the 1.2 V (typical)
band gap output on this pin, which needs external decoupling. The internal fixed gain reference
buffer uses this to produce 2.048 V on the REF pin.
When using an external reference with the internal reference buffer (PDBUF = low, PDREF = high),
applying 1.2 V on this pin produces 2.048 V on the REF pin. Refer to the Voltage Reference Input section.
DI
Internal Reference Power-Down Input.
When low, the internal reference is enabled.
When high, the internal reference is powered down and an external reference must been used.
DI
Internal Reference Buffer Power-Down Input.
When low, the buffer is enabled (must be low when using internal reference).
When high, the buffer is powered-down.
1 AI = analog input; AI/O = bidirectional analog; AO = analog output; DI = digital input; DI/O = bidirectional digital; DO = digital output; P = power.
Table 7. Data Bus Interface Definition
MODE MODE1 MODE0 D0/OB/2C
0
0
0
R[0]
1
0
1
OB/2C
1
0
1
OB/2C
2
1
0
OB/2C
2
1
0
OB/2C
2
1
0
OB/2C
2
1
0
OB/2C
3
1
1
OB/2C
D1/A0 D2/A1
R[1] R[2]
A0 = 0 R[2]
A0 = 1 R[0]
A0 = 0 A1 = 0
A0 = 0 A1 = 1
A0 = 1 A1 = 0
A0 = 1 A1 = 1
All Hi-Z
D[3] D[4:9]
R[3] R[4:9]
R[3] R[4:9]
R[1]
All Hi-Z
All Hi-Z
All Hi-Z
All Hi-Z
D[10:11] D[12:15] D[16:17]
R[10:11] R[12:15] R[16:17]
R[10:11] R[12:15] R[16:17]
All Zeros
R[10:11] R[12:15] R[16:17]
R[2:3]
R[4:7]
R[8:9]
R[0:1]
All Zeros
All Zeros
R[0:1]
Serial Interface
Description
18-Bit Parallel
16-Bit High Word
16-Bit Low Word
8-Bit High Byte
8-Bit Mid Byte
8-Bit Low Byte
8-Bit Low Byte
Serial Interface
Rev. 0 | Page 10 of 28

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]