datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

LTC1064-7 데이터 시트보기 (PDF) - Linear Technology

부품명
상세내역
일치하는 목록
LTC1064-7
Linear
Linear Technology Linear
LTC1064-7 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LTC1064-7
Linear Phase, 8th Order
Lowpass Filter
FEATURES
s Steeper Roll-Off Than 8th Order Bessel Filters
s fCUTOFF up to 100kHz
s Phase Equalized Filter in 14-Pin Package
s Phase and Group Delay Response Fully Tested
s Transient Response Exhibits 5% Overshoot and
No Ringing
s Wide Dynamic Range
s 72dB THD or Better Throughout a 50kHz Passband
s No External Components Needed
APPLICATI S
s Data Communication Filters
s Time Delay Networks
s Phase-Matched Filters
DESCRIPTIO
The LTC1064-7 is a clock-tunable monolithic 8th order
lowpass filter with linear passband phase and flat group
delay. The amplitude response approximates a maximally
flat passband whilte it exhibits steeper roll-off than an
equivalent 8th order Bessel filter. For instance, at twice the
cutoff frequency the filter attains 34dB attenuation (vs
12dB for Bessel), while at three times the cutoff frequency
the filter attains 68dB attenuation (vs 30dB for Bessel).
The cutoff frequency of the LTC1064-7 is tuned via an
external TTL or CMOS clock.
The LTC1064-7 features wide dynamic range. With single
5V supply, the S/N + THD is 76dB. Optimum 92dB S/N is
obtained with ±7.5V supplies.
The clock-to-cutoff frequency ratio of the LTC1064-7 can
be set to 50:1 (pin 10 to V+) or 100:1 (pin 10 to V ).
When the filter operates at clock-to-cutoff frequency ratio
of 50:1, the input is double-sampled to lower the risk of
aliasing.
The LTC1064-7 is pin-compatible with the LTC1064-X
series, LTC1164-7 and LTC1264-7.
TYPICAL APPLICATI
80kHz Linear Phase Lowpass Filter
1
14
VIN
2
3
13
12
–7.5V
7.5V
4 LTC1064-7 11
CLK = 4MHz
5
10
7.5V
6
9
VOUT
7
8
1064-7 TA01
NOTE: THE POWER SUPPLIES SHOULD BE BYPASSED BY A
0.1µF CAPACITOR CLOSE TO THE PACKAGE AND ANY PRINTED
CIRCUIT BOARD ASSEMBLY SHOULD MAINTAIN A DISTANCE
OF AT LEAST 0.2 INCHES BETWEEN ANY OUTPUT OR INPUT
PIN AND THE fCLK LINE.
Eye Diagram
VS = ±7.5V
fCLK = 4MHz
RATIO = 50:1
1µs/DIV
1064-7 TA02
1

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]