datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

LC866528A 데이터 시트보기 (PDF) - SANYO -> Panasonic

부품명
상세내역
일치하는 목록
LC866528A
SANYO
SANYO -> Panasonic SANYO
LC866528A Datasheet PDF : 21 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LC866548/40/32/28/24A
(14) Multiplication and division
- 16 bit × 8 bit (7 instruction cycle times)
- 16 bit ÷ 8 bit (7 instruction cycle times)
(15) Three oscillation circuits
- On-chip RC oscillation circuit used for the system clock
- On-chip CF oscillation circuit used for the system clock
- On-chip Crystal oscillation circuit used for the system clock and for time-base clock
Note : External resisters (Rf, Rd) are required
(16) Standby function
- HALT mode function
The HALT mode is used to reduce the power dissipation. In this operation mode, the program execution is stopped.
This operation mode can be released by the interrupt request signals or the initial system reset request signal.
- HOLD mode function
The HOLD mode is used to stop all the oscillations ;
RC (internal), CF and Crystal oscillations. This mode can be released by the following operations.
• Reset terminal ( RES ) set to low level.
• Input a assigned level to P70/INT0/T0IN or P71/INT1/T0IN terminal.
• Input a Port0 interrupt condition.
(17) Factory shipment
QFP100E delivery form
(18) Development Tools
- Evaluation chip
- EPROM version
- One time version
- Emulator
: LC866094
: LC86E6548
: LC86P6548
: EVA86000 + ECB866500 (Evaluation chip board) + POD866500 (Pod)
• Notes for use
Follow the under table.
Frequency range of the system clock
15kHz to 3MHz
30kHz to 6MHz
Internal RC oscillation
Voltage range
4.5V to 6.0V
Clock Divider
1/1
1/1, 1/2
1/1, 1/2
Note
Can not use 1/2 divider
No.6700-4/21

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]