datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

NCP5680 데이터 시트보기 (PDF) - ON Semiconductor

부품명
상세내역
일치하는 목록
NCP5680
ON-Semiconductor
ON Semiconductor ON-Semiconductor
NCP5680 Datasheet PDF : 27 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NCP5680
PIN DESCRIPTIONS
Pin
Name
Type
Description
10
Vds1
INPUT,
ANALOG
This pin fulfils three functions:
support the ILED when the Torch mode is activated. In this case, the Gate drive Vgs1and
Vgs2 signals are deactivated. The internal current mirror, programmed by the I2C port, limits the
ILED2 to 100 mA maximum
support the Indicator LED current when this mode is activated. In this case, the Vgs1 and Vgs2
signals are deactivated. The internal current mirror, programmed by the I2C port, limits the ILED1
to 20 mA maximum
sense the Drain voltage across the external NMOS #2 to detect the overload condition: see
Table 2.
11
Is1
INPUT,
ANALOG
This pin, associated to Vgs1 and the Vout pin, returns the sense voltage, developed across the
external shunt resistor, to the LED#1 current control loop. Care must be observed to avoid noise,
stray capacitance and parasitic ohmic element between shunt resistor and this point to minimize
the parasitic pulses on the LED output current.
12
Vgs1
OUTPUT,
POWER
This pin controls the gate of the external NMOS device and the LED is activated when the bit
BLED0=1 in the Select Register byte. Care must be observed to minimize the routing between
this pin and the gate of the external device. Similarly, the PCB track shall be designed to sustain
the relative high current pulse flowing into the Ciss during the normal operation. The builtin
driver structure is capable to control 10A rated NMOS device with Ciss up to 2500 pF.
13
AGND
OUTPUT,
POWER
This pin carries the return to ground of the analog and digital blocks and must be connected to
the external ground plane.
14
Vbias
OUTPUT, Bias This pin provides the bias voltage necessary to drive the supercap capacitor. The Vbias voltage
is equal to Vout/2 and shall not be overloaded.
15
SCAP
INPUT,
ANALOG
This pin senses the voltage developed across the external SuperCAP. This voltage is fed back to
the Vbias network to maintain the appropriate bias voltage at the superCAP mid point.
16
VgICH
OUTPUT,
ANALOG
This pin drives the gate of the external PMOS associated to the superCAP current control loop.
Such a function might be omitted when not necessary in the final application. In this case, a direct
contact can be setup between the Vout pin and the external SuperCAP capacitor, the current
being limited to 500 mA maximum.
17
IsICH
INPUT,
ANALOG
This pin, associated with the VgICH signal, is the return of the SuperCAP charge current sense.
An external shunt resistor shall be connected between Vout and the external PMOS drain to
monitor the superCAP charge current.
18
PGND
OUTPUT,
POWER
These pins carry the ground return of the DC/DC converter and must be connected to the extern-
al ground plane. Since this pin provides the current charge path for the external Super Cap capa-
citor, cares must be observed to minimize both the ESR and the ESL parasitic elements between
the Super cap negative electrode and these pins. Using ground plane technique is highly recom-
mended.
19
Vout
OUTPUT,
POWER
This pin provides the output voltage supplied by the DC/DC converter and must be bypassed by
a 10 mF ceramic capacitor minimum located as close as possible to the pin. The circuit shall not
operate without such bypass capacitor properly connected to the Vout pin.
The converter supplies 500 mA maximum continuous current to total external load. Con-
sequently, the recycling time depends upon the Super Cap capacitance value, the operating
Vbat input supply voltage and the programmed IICH.
The output voltage is internally clamped to 5.5 V maximum in the event of no load situation. On
the other hand, the output current is limited to 100 mA (maximum) in the event of a short circuit to
ground.
20
C2P
POWER
One side of the external charge pump capacitor (CFLY) is connected to this pin, associated with
C2N pin.
21
C2N
POWER
One side of the external charge pump capacitor (CFLY) is connected to this pin, associated with
C2P.
22
C1P
POWER
One side of the external charge pump capacitor (CFLY) is connected to this pin, associated with
C1N pin.
23
C1N
POWER
One side of the external charge pump capacitor (CFLY) is connected to this pin, associated with
C1P.
24
Vbat
INPUT,
POWER
This pin is connected to the input Battery voltage to supply all the builtin blocks. The pin must be
connected to the Power plane and decoupled to ground by a 10 mF ceramic capacitor minimum.
1. Using low ESR ceramic capacitor, X5R type, is mandatory to optimize the Charge Pump efficiency and to reduce the EMI. Care must be
observed to prevent large influence of the ceramic capacitor DC bias: using 10 V rated capacitor, 0805 or 0603 size, is recommended.
2. Total DC/DC output current is limited to 500 mA
http://onsemi.com
5

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]