datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

NB2308AI3DTR2G 데이터 시트보기 (PDF) - ON Semiconductor

부품명
상세내역
일치하는 목록
NB2308AI3DTR2G
ON-Semiconductor
ON Semiconductor ON-Semiconductor
NB2308AI3DTR2G Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NB2308A
Zero Delay and Skew Control
All outputs should be uniformly loaded to achieve Zero
Delay between input and output.
1500
1000
500
0
500
1000
To close the feedback loop of the NB2308A, the FBK pin
can be driven from any of the eight available output pins.
The output driving the FBK pin will be driving a total load
of 7 pF plus any additional load that it drives. The relative
loading of this output (with respect to the remaining outputs)
can adjust the inputoutput delay. This is shown in Figure 3.
For applications requiring zero inputoutput delay, all
outputs including the one providing feedback should be
equally loaded. If inputoutput delay adjustments are
required, use the above graph to calculate loading
differences between the feedback output and remaining
outputs. For zero outputoutput skew, be sure to load outputs
equally.
1500
30 25 20 15 10 5 0 5 10 15 20 25 30
OUTPUT LOAD DIFFERENCE: FBK LOAD CLKA/CLKB LOAD (pF)
Figure 3. REF Input to CLKA/CLKB Delay vs.
Difference in Loading between FBK Pin and
CLKA/CLKB Pins
SWITCHING WAVEFORMS
1.4 V
t1
t2
1.4 V
1.4 V
Figure 4. Duty Cycle Timing
OUTPUT
2.0 V
0.8 V
t3
2.0 V
0.8 V
t4
3.3 V
0V
Figure 5. All Outputs Rise/Fall Time
OUTPUT
1.4 V
OUTPUT
t5
1.4 V
Figure 6. Output Output Skew
VDD
2
INPUT
VDD
OUTPUT
2
t6
Figure 7. Input Output Propagation Delay
FBK_Device 1
FBK_Device 2
VDD
2
t7
VDD
2
Figure 8. Device Device Skew
http://onsemi.com
6

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]