datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

MT8952 데이터 시트보기 (PDF) - Mitel Networks

부품명
상세내역
제조사
MT8952 Datasheet PDF : 22 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT8952B ISO-CMOS
TxCEN 1
RxCEN 2
CDSTo 3
CDSTi 4
WD 5
IRQ 6
A0 7
A1 8
A2 9
A3 10
CS 11
E 12
R/W 13
VSS 14
28 VDD
27 RST
26 F0i
25 CKi
24 TEOP
23 REOP
22 D7
21 D6
20 D5
19 D4
18 D3
17 D2
16 D1
15 D0
28 PIN PDIP/CERDIP/SOIC
WD 5
25 CKi
IRQ 6
24 TEOP
A0 7
23 REOP
A1 8
22 D7
A2 9
21 D6
A3 10
20 D5
CS 11
19 D4
28 PIN PLCC
Pin Description
Figure 2 - Pin Connections
Pin No. Name
Description
1
2
3
4
5
6
7-10
TxCEN Transmit Clock Enable - This active LOW input enables the transmit section in the External
Timing Mode. When LOW, CDSTo is enabled and when HIGH, CDSTo is in high impedance
state. If the Protocol Controller is in the Internal Timing Mode, this input is ignored.
RxCEN
Receive Clock Enable - This active LOW input enables the receive section in the External
Timing Mode. When LOW, CDSTi is enabled and when HIGH, the clock to the receive
section is inhibited. If the Protocol Controller is in the Internal Timing Mode, this input is
ignored.
CDSTo
C and D channel Output in ST-BUS format - This is the serial formatted data output from
the transmitter in NRZ form. It is in ST-BUS format if the Protocol Controller is in Internal
Timing Mode with the data in selected timeslots (0,2,3 and 4) and the C-channel information
in timeslot No. 1. If the Protocol Controller is in External Timing Mode, the formatted data is
output on the rising edge of the clock (CKi) when TxCEN LOW. If TxCEN is HIGH, CDSTo is
in high impedance state.
CDSTi
C and D channel Input in ST-BUS format - This is the serial formatted data input to the
receiver in NRZ form. It must be in ST-BUS format if the Protocol Controller is in Internal
Timing Mode with the input data in selected timeslots (0,2,3 and 4) and the C-channel
information in timeslot No.1. If the Controller is in External Timing Mode, the serial input
data is sampled on the falling edge of the clock CKi when RxCEN is LOW. If RxCEN is
HIGH, the clock to receive section is inhibited.
WD Watch-Dog Timer output - Normally a HIGH level output, going LOW if the Watchdog timer
times out or if the external reset (RST) is held LOW. The WD output remains LOW as long
as RST is held LOW.
IRQ Interrupt Request Output (Open Drain) - This active LOW output notifies the controlling
microprocessor of an interrupt request. It goes LOW only when the bits in the Interrupt
Enable Register are programmed to acknowledge the source of the interrupt as defined in
the Interrupt Flag Register.
A0-A3 Address Bus Inputs - These bits address the various registers in the Protocol Controller.
They select the internal registers in conjunction with CS, R/W inputs and E Clock. (Refer to
Table 1.)
3-62

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]