datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

HB54R1G9F2U-B75B 데이터 시트보기 (PDF) - Elpida Memory, Inc

부품명
상세내역
일치하는 목록
HB54R1G9F2U-B75B
Elpida
Elpida Memory, Inc Elpida
HB54R1G9F2U-B75B Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
HB54R1G9F2U-B75B/10B
Differential Clock Net Wiring (CK0, /CK0)
0ns (nominal)
SDRAM
PLL
stack
CK0
EOL /CK0
OUT1
120
IN
120
OUT'N'
C
Feedback
120
SDRAM
stack
240Register1
(Typically two registers per DIMM)
240Register2
Notes: 1. The clock delay from the input of the PLL clock to the input of any SDRAM or register willl
be set to 0 ns (nominal).
2. Input, output and feedback clock lines are terminated from line to line as shown, and not
from line to ground.
3. Only one PLL output is shown per output type. Any additional PLL outputs will be wired
P in a similar manner.
roduct 4. Termination resistors for feedback path clocks are located after the pins of the PLL.
Data Sheet E0192H40 (Ver. 4.0)
9

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]