datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

A63L73361 데이터 시트보기 (PDF) - AMIC Technology

부품명
상세내역
일치하는 목록
A63L73361 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
A63L73361
128K X 36 Bit Synchronous High Speed SRAM with
Preliminary
Burst Counter and Flow-through Data Output
Features
Fast access times: 6.5/7.5/8.0 ns(153/133/117 MHz)
Single 3.3V±5% power supply
Synchronous burst function
Individual Byte Write control and Global Write
Three separate chip enables allow wide range of
options for CE control, address pipelining
General Description
The A63L73361 is a high-speed SRAM containing 4.5M
bits of bit synchronous memory, organized as 128K
words by 36 bits.
The A63L73361 combines advanced synchronous
peripheral circuitry, 2-bit burst control, input registers,
output buffer and a 128K X 36 SRAM core to provide a
wide range of data RAM applications.
The positive edge triggered single clock input (CLK)
controls all synchronous inputs passing through the
registers. Synchronous inputs include all addresses (A0 -
A17), all data inputs (I/O1 - I/O36 ), active LOW chip
enable ( CE ), two additional chip enables (CE2, CE2 ),
burst control inputs ( ADSC , ADSP , ADV ), byte write
enables ( BWE , BW1 , BW2 , BW3 , BW4 ) and Global
Write ( GW ). Asynchronous inputs include output enable
( OE ), clock (CLK), BURST mode (MODE) and SLEEP
mode (ZZ).
Selectable BURST mode
SLEEP mode (ZZ pin) provided
Available in 100-pin LQFP package
Industrial operating temperature range: -45°C to
+125°C for -I series
Burst operations can be initiated with either the address
status processor ( ADSP ) or address status controller
( ADSC ) input pin. Subsequent burst sequence burst
addresses can be internally generated by the A63L73361
and controlled by the burst advance ( ADV ) pin. Write
cycles are internally self-timed and synchronous with the
rising edge of the clock (CLK).
This feature simplifies the write interface. Individual Byte
enables allow individual bytes to be written. BW1 controls
I/O1 - I/O9, BW2 controls I/O10 - I/O18, BW3 controls
I/O19 - I/O27, and BW4 controls I/O28 - I/O36, all on the
condition that BWE is LOW. GW LOW causes all bytes
to be written.
PRELIMINARY (July, 2005, Version 0.0)
1
AMIC Technology, Corp.

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]